## SARDAR PATEL UNIVERSITY ## M.Sc.IT (Integrated) Examination, 5<sup>th</sup> Semester Friday, 21<sup>st</sup> October, 2016. Morning Time: 10:00 A.M to 01:00 P.M Subject Code: PS05CllT02/ Paper No: 02 Subject: Computer Architecture Total Weight age/Marks: 70 | | | | ioral andibite atoletic | ains. Jo | |-----|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------| | | - | | | 10 | | 1. | | | | | | | A. memory pointer | В. | file pointer | | | | C. data counter | Ð. | instruction pointer | | | 2. | An n-bit microprocessor has | | | | | | A. n-bit instruction counter | В. | n-bit instruction pointer | | | | C. n-bit instruction register | D. | n-bit instruction data | | | 3. | MRI Indicates | | | * . | | | A. Memory Reference | В. | Memory Reference | | | | Instruction | | Information | | | | C. Memory Register Reference | D. | Memory Register | | | | | | Information | | | 4. | In DMA the data transfer is controlled | d by | , | | | | A. Microprocessor | | | | | | C. I/O devices | D. | Memory | | | 5. | An interface that provides I/O transfe | | | | | | | | | | | | A. DDA | á. | DML | | | | C. Serial interface | D. | DMA | | | 6. | A collection of lines that connects sev | /eral | devices is called . | | | | A. Bus | | • | | | | C. peripheral connection wires | D. | Both a and b | | | 7. | A stack organized computer has | | .? | | | | | | | | | | C. One-address Instruction | D. | None of these. | | | 8. | RPN Stands for . | | | | | | A. Random Polish Notation | В. 1 | None of these | | | | C. Reverse Polish Notation | D. I | Reverse Programming | | | | • | | | | | 9. | The control word consists of | | | | | | · · · · · · · · · · · · · · · · · · · | | | | | | C. 5 | | | | | 10. | | | | | | | · - · · · · | - | | | | | <del>-</del> | | | - ^ | | | | | 112112 31 211233 | $\left( P.T.O \right)$ | | | <ol> <li>3.</li> <li>4.</li> <li>7.</li> <li>8.</li> </ol> | A. memory pointer C. data counter 2. An n-bit microprocessor has A. n-bit instruction counter C. n-bit instruction register 3. MRI Indicates A. Memory Reference Instruction C. Memory Register Reference 4. In DMA the data transfer is controlled A. Microprocessor C. I/O devices 5. An interface that provides I/O transfer memory unit and peripheral is termed A. DDA C. Serial interface 6. A collection of lines that connects seed A. Bus C. peripheral connection wires 7. A stack organized computer has A. Three-address Instruction C. One-address Instruction 8. RPN Stands for A. Random Polish Notation C. Reverse Polish Notation 9. The control word consists of A. 3 C. 5 | A. memory pointer B. C. data counter D. C. data counter D. A. n-bit microprocessor has A. n-bit instruction counter B. C. n-bit instruction register D. MRI Indicates A. Memory Reference B. Instruction C. Memory Register Reference D. 4. In DMA the data transfer is controlled by A. Microprocessor B. C. I/O devices D. 5. An interface that provides I/O transfer of memory unit and peripheral is termed as A. DDA B. C. Serial interface D. 6. A collection of lines that connects several A. Bus B. C. peripheral connection wires D. 7. A stack organized computer has A. Three-address Instruction B. C. One-address Instruction B. C. One-address Instruction D. 8. RPN Stands for A. Random Polish Notation D. If C. Reverse Polish Notation D. If 9. The control word consists of A. 3 B. C. 5 D. 10. The register points at array A. Program Counter B. | Multiple Choice Questions. 1. PC Program Counter is also called | | Q.2 | Answer the following questions in short. (Any 10) | 20 | |--------|----------------------------------------------------------------------------|----| | | 1) Define Resource conflicts, Data dependency conflicts. | | | | 2) Explain Operand forwarding in brief. | | | | 3) Define Delayed Load. | | | | 4) Draw the block diagram and Timing diagram of Strobe control where | | | | data transmission initiate by destination. | | | | 5) Explain Strobe in brief. | | | | 6) Draw the diagram for Connection of I/O bus to input-output devices. | | | | 7) Explain infix notation with example. | | | | 8) Briefly explain three address instruction. | | | | 9) List shift instructions with Mnemonic. | | | | 10) Explain Register reference instruction in brief. | | | | 11) List the registers for the basic computer. | | | | 12) Explain Instruction Code in brief. | | | Q.3(A) | Explain Common Bus System with figure in detail. | 06 | | (B) | Writ a short note on stored program organization with diagram. OR | 04 | | Q.3(A) | ) Explain Timing and Control in detail with diagram of control unit of bas | | | | computer. | | | (B) | Write a short note on Computer Registers. | | | Q.4(A) | Explain General Register Organization with diagram. | | | (B) | Explain RPN with example. | | | | OR | | | Q.4(A) | Write a short note on Data Manipulation Instructions. | 06 | | (B) | Explain Three Address Instruction with example. | | | Q.5(A) | Write a short note on pipelining processing with diagram. | 06 | | (B) | Explain Attached Array Processor | 04 | | | OR | | | Q.5(A) | Write a short note on four segment instruction pipeline. | 06 | | (B) | Write a short note on SIMD Array Processor. | 04 | | Q.6(A) | Explain DMA Transfer with figure and explain Handshaking data transfer | 10 | | | procedure initiated by source. (with figure) | | | | OR | | | Q.6(A) | Write a short note on strobe control initiated by source and explain | 10 | | | Handshaking data transfer procedure initiated by source. (with figure) | |