Vallabh Vidyanagar - 388120

B.Sc. (6<sup>th</sup> Sem) Examination - March/April 2018 [CBCS] Monday, 26<sup>th</sup> March, 2018

10:00 AM - 01:00 PM

**US06CINS01** (Instrumentation) 8085 Microprocessor Architecture and Programming - 2

Maximum Marks: 70

| Que 1          | Each question below gives a multiple appropriate one.                                         | e choice of answers. Choose the most                      | [10] |
|----------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|
| 1              | The 8085 Microprocessor is Designed to Execute Different Instruction Types.                   |                                                           |      |
|                | a) 74                                                                                         | <b>b)</b> 128                                             |      |
|                | c) 255                                                                                        | <b>d)</b> 256                                             |      |
| 2              | The First Operation in Any Instruction is                                                     | ·                                                         |      |
|                | a) Memory Write                                                                               | b) Input Read                                             |      |
|                | c) Output Write                                                                               | d) Opcode Fetch                                           |      |
| 3              | OUT is Byte Instruction.                                                                      |                                                           |      |
|                | a) 1                                                                                          | <b>b)</b> 2                                               |      |
|                | <b>c)</b> 3                                                                                   | <b>d)</b> 4                                               |      |
| 4              | Unconditional Loop is Set Up By Inst                                                          |                                                           |      |
|                | a) JC                                                                                         | b) JMP                                                    |      |
|                | c) JNZ                                                                                        | <b>d)</b> JM                                              |      |
| 5              | : Load Register Pair Immediate.                                                               |                                                           |      |
|                | a) LXI Rp                                                                                     | b) MOV R, M                                               |      |
|                | c) LDAX B/D                                                                                   | d) STA 16-Bit                                             |      |
| 6              | : Loading 8 - Bit Data Directly in Mem                                                        | - •                                                       |      |
|                | a) LDA 16-Bit                                                                                 | b) STAX B/D                                               |      |
| _              | c) MVI M, 8-Bit                                                                               | d) LXI Rp                                                 |      |
| 7              | Each Bit is Shifted to the Adjacent Le                                                        |                                                           |      |
|                | a) RLC                                                                                        | b) RAL                                                    |      |
| 0              | c) RRC                                                                                        | d) RAR                                                    |      |
| 8              | the Carry Bit is Shifted into Do.                                                             | ft Position. Bit D <sub>7</sub> Becomes the Carry Bit and |      |
|                | a) RLC                                                                                        | b) RAL                                                    |      |
|                | c) RRC                                                                                        | d) RAR                                                    |      |
| 9              | : Load Stack Pointer.                                                                         |                                                           |      |
|                | a) PUSH Rp                                                                                    | b) POP Rp                                                 |      |
|                | c) LXI SP, 16-Bit                                                                             | d) PUSH PSW                                               |      |
| 10             | : Retrieve Register Pair From Stack.                                                          |                                                           |      |
|                | a) LXI SP, 16-Bit                                                                             | b) PUSH Rp                                                |      |
|                | c) POP Rp                                                                                     | d) PUSH PSW                                               |      |
| Que 2          | Short Questions (Attempt any TEN)                                                             |                                                           | [20] |
| 1              | What Do You Mean By Opcode Fetch?                                                             |                                                           |      |
| $\overline{2}$ | If the Clock Frequency is 6 MHz, How Much Time is Required to Execute an Instruction          |                                                           |      |
| _              | of 7 T - States?                                                                              |                                                           |      |
| 3              | Write an Assembly Language Program to Load F7 <sub>H</sub> in Register B. Transfer Content of |                                                           |      |
|                | Register B at Output Port 3F <sub>H</sub> .                                                   |                                                           |      |
| 4              | Differentiate: Continuous Loop and Condi                                                      | tional Loop.                                              |      |
| ξ.             | Differentiate: STAY R/D and STA 16-Rit                                                        |                                                           |      |

Contents of the Memory Location. 7 Explain CMP R/M Instruction. Assume the Accumulator Contents are  $AA_H$  and CY = 0. Illustrate the Accumulator 8 Contents After the Execution of the Instruction RAL Twice. Assume the Accumulator Contents are 81H and CY = 0. Illustrate the Accumulator 9 Contents After the Execution of the Instruction RRC Twice. What is Stack and Subroutine? 10 Enlist Conditional CALL and Conditional RET Instructions. 11 12 Give an Account of Restart (RST) Instructions. [06] Explain IN Instruction With Necessary Timing Diagram. Que 3 **[B]** Write a Note on 8085 Machine Cycles and Bus Timings. [04][06] [C] Explain OUT Instruction With Necessary Timing Diagram. [D] Write an Assembly Language Program to Load B9H in Register C and 6FH in [04] Register D. Add Content of Register C and Register D. Transfer the Sum at Output Port 1CH. The Following Block of Data is Stored in Memory Locations From C055H to Oue 4 CO5AH. Transfer the Data to the Locations CO8OH to CO85H in the Reverse Order. Data (H): 22, A5, B2, 99, 7F, 37 Write Instructions to Load the 16-Bit Number 2050H in the Register Pair HL [04] Using LXI Opcode and MVI Opcode, and Explain the Difference Between the Two Instructions. OR The Following Block of Data is Stored in Memory Locations From CO50H to CO5FH. Transfer the Entire Block of Data to New Memory Locations Starting at C070H. Data (H): 37, A2, F2, 82, 57, 5A, 7F, DA, E5, 8B, A7, C2, B8, 10, 19, 98 [D] Write the Instruction to Load the Number 2050H in Register Pair BC. Increment [04] the Number Using the Instruction INX B and Illustrate whether the INX B Instructions is Equivalent to the Instructions INR B and INR C. [05] [A] Write a Program to Count Continuously in Hexadecimal From 00H to FFH in a Que 5 System With a 0.4 µs Clock Period. Use Register C to Set Up a One Millisecond Delay Between Each Count and Display the Numbers at Output Port 01H. [B] Write a Program to Generate a Continuous Square Wave With the Period of 500 [05]  $\mu s$ . Assume the System Clock Period is 325 ns. Use Bit  $D_0$  to Output the Square Wave. OR [C] Write a Program to Count Continuously From 9 to 0 With 1 Sec Delay Between [05] Each Count. Use Register Pair HL to Set Up the Delay. Display Each Count at Output Port F2<sub>H</sub>. Assume the Clock Frequency 1 MHz. [05] Differentiate: Timer and Counter. [D] What are Different Time Delay Techniques? Explain Register Pair Technique. Calculate Count Value (in Hex) For 0.5 Sec Time Delay. Assume Crystal Frequency 6 MHz. Que 6 [A] Write an Assembly Language Program to Convert Number From BCD to Binary. [10][B] Write an Assembly Language Program to Convert Number From Binary to ASCII. [10]

Write Instructions to Load 59H in Memory Location 2040H, and Increment the

6