[A-95] ## No. Of Printed Pages: 2 Sc ## SARDAR PATEL UNIVERSITY T.Y.B.Sc. INSTRUMENTATION (VOC.) SEMESTER – VI April 2016 8- Bit Microprocessor Programming SUB CODE: US06CINV05 DATE: 6<sup>TH</sup> April 2016 DAY: Wednesday TIME: 02:30 AM TO 5:30 PM TOTAL MARKS: 70 | Q. 1 | Choo | se the correct answer. | | | [10] | |-------|------|------------------------------------------|------------|--------------------|------| | (1) | | e accumulator right instruction is | | | | | (1) | (A) | RLC | (C) | RAR | | | | (B) | RRC | (D) | None of above | | | (2) | | mum time delay using single register pro | | | | | (2) | (A) | 1 mili Sec | (C) | 1.8 mili Sec. | | | | (B) | 1.8 Sec | (D) | None of above | | | (2) | (6) | is conditional instruction. | (-) | | | | (3) | (4) | | (C) | RNZ | | | | (A) | POP PSW | (D) | None of above | | | (4) | (a) | is one technique of dynamic debug | | | | | (4) | /A) | | (C) | Memory examine | | | | (A) | - | (D) | None of above | | | /=1 | (B) | Multi step wn counter counts in order. | (0) | | | | (5) | | | (C) | Ascending | | | | (A) | Descending | (D) | None of above | | | (6) | (B) | s instruction. | (0) | , | | | (6) | | Conditional | (C) | Rotational | | | | (A) | Unconditional | (D) | | | | (7) | (B) | esign counter and time delay and | | | | | (7) | | Nesting, subroutine | (C) | Looping , counting | | | | , . | | (D) | None of above | | | (0) | (B) | | (5) | | | | (8) | | nter program used to | (C) | Generate delay | | | | (A) | | (D) | None of above | | | (0) | (B) | Counting | (0) | None of above | | | (9) | | is byte instructions. | (C) | Two | | | | (A) | One | (D) | None of above | | | 14.53 | (B) | Three | (1) | Home of above | | | (10) | | decimal equivalent of FD H is | (C) | 253 | | | | (A) | 255 | (C)<br>(D) | None of above | | | | (B) | 155 | (0) | None of above | | | Q.2 (1) (2) (3) (4) (5) (6) (7) (8) (9) (10) (11) (12) | List the instruction related to stack. Which instruction are used to retrieve the data from the stack List the arithmetic instruction related to memory. Define- T state in microprocessor. What do you mean by debugging? Define RAR and RLC instruction. Briefly explain ASCII code. Draw the flow chart of counter and time delay using single register. | | | | | | |--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|--|--| | Q.3 | (A)<br>(B) | Discuss different arithmetic instruction related to memory with illustration. Discuss different compare instruction with illustration. OR | [06]<br>[04] | | | | | Q.3 | (A)<br>(B) | Explain different techniques used for debugging a program. Write a program to load 7A H in register A and rotate content of accumulator twice in right direction. Save the result in memory location 60XX H. | [06]<br>[04] | | | | | Q.4 | (A)<br>(B) | Explain STACK instruction with illustration. Explain CALL and RET instruction. OR | [05]<br>[05] | | | | | Q.4 | | Write a program to count continuously in hexadecimal form CE H to 00 H in a system with 1 microsecond clock period. Setup time delay of 1.0 milli second between each count. Display the count at output port (take no of loop T-state = 14) | [10] | | | | | Q.5 | | Write a program to convert a BINARY number stored in memory to its equivalent BCD number and save answer in output buffer memory. OR | [10] | | | | | Q. 5 | | Write a program to convert a BCD number stored in memory to its equivalent BINARY number and save answer in output buffer memory. | [10] | | | | | Q. 6 | | What do you mean by interrupt? Draw interrupt vector diagram and discuss it in detail. | [10] | | | | | OR | | | | | | | | Q. 6 | | Explain following instruction LHLD, XTHL ADC M, CMC DAD Rp, | [10] | | | |