## SEAT No. SARDAR PATELL UNIVERSITY Fifth (Vth) Semester (CBCS) B. Sc. Examination The order 20th possible 2020 Time: 02:00 P.M. to 04:00 P.M. Subject: PHYSICS [US05CPHY24] Subject: PHYSICS [US05CPHY24] ANALOG AND DIGITAL CIRCUITS Total Marks: 70 Note: All the symbols have their usual meaning. (10)Write correct answer for each of the following MCQs. (Attempt All) **Q.1** In low frequency response of a CE amplifier the ratio $\left| \frac{A_{\nu(LF)}}{A_{\nu(MF)}} \right| =$ \_\_\_\_\_\_. 1. (b) $\frac{1}{2}$ (c) $\frac{1}{\sqrt{2}}$ (d) $\frac{1}{\sqrt{3}}$ (a) 0 The frequency at which CE short circuit high frequency current gain drops to unity is denoted 2. (c) fhfb (d) $f_T$ (b) f<sub>B</sub> (a) f<sub>α</sub> The optimum conversion efficiency of class B push-pull amplifier is \_\_\_\_\_\_ 3. (b) 78.5% (c) 50% (d) 75.8% (a) 25% An ideal Operational Amplifier has \_\_\_\_\_ 4. (b) infinite output impedance (a) infinite bandwidth (d) none of the above (c) zero input impedance The feedback resistor is replaced by \_\_\_\_\_ when OP-AMP is used as an Integrator. 5. (d) capacitor (c) short circuit (b) Transistor (a) diode The ASCII code is a \_\_\_\_\_ bit code. 6. (b) 7 (d) 32 A standard TTL gate has a power dissipation of \_\_\_\_\_ and propagation delay time of 7. (a) 22 mW, 6 ns (b) 1 mW, 35 ns (c) 10 mW, 10 ns (d) 20 mW, 3ns The XOR logic gate output is high if the inputs are \_\_\_\_\_. 8. (d) infinițe (b) same (c) finite (a) different A flip flop is \_\_\_\_\_ state device. 9. (c) 8 (d) 16 (b) 4 (a) 2 10. In a positive edge triggered JK flip flop, a high J and a high K produce the \_\_\_\_\_ state. (c) toggle (d) inactive (b) high (80)Fill in the blanks and True-False. (Attempt All) **Q.2** Fill in the blanks. The maximum voltage gain in a CE amplifier is produced in \_\_\_\_\_ region. 1. The ratio of Differential Mode open loop gain to the Common Mode open loop gain is called 2. De Morgan's first theorem says that a NOR gate is equivalent to bubbled \_\_\_\_\_ gate. 3. Small Scale Integration(SSI) refers to ICs with fewer than \_\_\_\_\_ gates on the chip. 4. (P.T.O.) ## State whether True or False - Class B push-pull amplifier is usually zero-biased. - If the two inputs to a differential amplifier are exactly the same, then the output is the signal multiplied by two. - 3. Most TTL gates use the totem-pole output arrangement. - 4. Shift registers are used to store and transfer data. ## Q.3 Answer <u>briefly any ten</u> of the following questions. (20) - What are the functions of emitter bypass capacitor and coupling capacitor in transistor amplifier? - 2. Explain: Crossover distortion. - 3. Explain the drawbacks of transistor phase inverter circuit. - 4. Explain Operational Amplifier. - 5. List out the ideal characteristics of Op Amp. - 6. Briefly explain unity gain bandwidth and slew rate. - Convert following hexadecimal numbers to binary numbers. (i) C5E2 (ii) CD42 - 8. Explain briefly: ASCII code. - 9. Compare IC 7400 and IC 5400 series TTL gates. - 10. Explain race condition. - 11. What are functions of PRESET and CLEAR in flip-flop? - 12. Define: Ring counter and Ripple counter. ## Que.-4 Answer any four of the following questions in detail [32] - 1. Discuss the high frequency model for CE amplifier. Explain base-spreading resistance and transistor transconductance. - 2. Giving construction and working of class A push-pull amplifier, obtain the expression for the output current. - 3. Draw the neat-labelled diagram and explain D.C. analysis of the bipolar differential amplifier having dual input balanced output configuration. - 4. State the characteristics of ideal Op-Amp. Describe the application of Op-Amp, Summing Amplifier using inverting mode. - Giving proper logic circuit diagrams and truth tables explain Exclusive-OR gate and Exclusive-NOR gate. - **6.** Giving proper circuit diagram explain the working of two inputs TTL NAND gate. How better switching speed can be obtained with Schottky TTL? - 7. Explain edge triggered D flip-flop giving suitable circuit diagram and truth table. Also compare edge triggering with level clocking. - 8. Define Register. Explain the working of 4-bits Shift left and Shift right registers.