#### SARDAR PATEL UNIVERSITY

Vallabh Vidyanagar, Gujarat

(Reaccredited with 'A' Grade by NAAC (CGPA 3.25) Syllabus with effect from the Academic Year 2021-2022

# MCA (Master of Computer Applications) MCA (Master of Computer Applications) Semester I

| Course Code                 | PS01CMCA55 | Title of the<br>Course | COMPUTER FUNDAMENTALS |
|-----------------------------|------------|------------------------|-----------------------|
| Total Credits of the Course | 4          | Hours per<br>Week      | 4                     |

| Course<br>Objectives: | <ol> <li>To provide basic understanding of logical organization and architecture of a computer.</li> <li>To introduce fundamental concepts related to gates and logic circuits used in a digital computer.</li> <li>To impart fundamental knowledge on various data structures.</li> </ol> |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

| Course | Course Content                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |  |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|
| Unit   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Weightage* |  |
| 1.     | <ul> <li>Introduction and Processor Organization</li> <li>Block diagram of a simple computer and its different functional units</li> <li>Representation of information: integer &amp; floating-point number representation, character codes</li> <li>Error detection and correction codes</li> <li>CPU organization</li> <li>Instruction execution</li> <li>Instruction-level parallelism: pipelining, superscalar architectures</li> <li>Processor-level parallelism: array processors, multiprocessors, multicomputers</li> <li>Microprocessor chips, Architecture of a typical microprocessor</li> <li>RISC Vs. CISC</li> </ul> | 25         |  |
| 2.     | <ul> <li>Memory, Input/Output, Instruction Formats and Flow of Control</li> <li>Memory: main memory, secondary memory, types &amp; organization</li> <li>Input/Output: common types of I/O devices, Controllers</li> <li>Design criteria for instruction formats</li> <li>Addressing techniques, Instruction types</li> <li>Traps &amp; Interrupts</li> </ul>                                                                                                                                                                                                                                                                      | 25         |  |



# A STELL WATER

#### SARDAR PATEL UNIVERSITY

#### Vallabh Vidyanagar, Gujarat

(Reaccredited with 'A' Grade by NAAC (CGPA 3.25) Syllabus with effect from the Academic Year 2021-2022

| 3. | Gates and Basic Logic Circuits  - Gates, Boolean algebra, Truth tables - Circuit equivalence, De Morgan's theorems - Combinational circuits - Arithmetic circuits - Latches, Flip flops - Introduction to Registers and Counters                                    | 25 |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 4. | <ul> <li>Introduction to Data Structures</li> <li>Primitive and composite data types</li> <li>Arrays, stacks, queues, linked lists</li> <li>Binary trees, B-trees</li> <li>Hashing techniques</li> <li>Linear Search, Binary Search</li> <li>Bubble Sort</li> </ul> | 25 |

| Teaching-   |
|-------------|
| Learning    |
| Methodology |

Blended learning approach incorporating traditional classroom teaching as well as online / ICT-based teaching practices

| Evaluation Pattern |                                                                                                                                      |           |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Sr.<br>No.         | Details of the Evaluation                                                                                                            | Weightage |
| 1.                 | Internal Written / Practical Examination (As per CBCS R.6.8.3)                                                                       | 15%       |
| 2.                 | Internal Continuous Assessment in the form of Practical, Viva-voce, Quizzes, Seminars, Assignments, Attendance (As per CBCS R.6.8.3) | 15%       |
| 3.                 | University Examination                                                                                                               | 70%       |

| Cou | Course Outcomes: Having completed this course, the learner will be able to                          |  |  |
|-----|-----------------------------------------------------------------------------------------------------|--|--|
| 1.  | understand the fundamental concepts related to organization of a computer system.                   |  |  |
| 2.  | understand the fundamental concepts related to gates and logic circuits used in a digital computer. |  |  |
| 3.  | demonstrate knowledge on different data structures.                                                 |  |  |

| Suggested | References: |
|-----------|-------------|
|           |             |





#### SARDAR PATEL UNIVERSITY

## Vallabh Vidyanagar, Gujarat

### (Reaccredited with 'A' Grade by NAAC (CGPA 3.25) Syllabus with effect from the Academic Year 2021-2022

| Sr.<br>No. | References                                                                                                                                                                                           |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.         | Tanenbaum A. S.: Structured Computer Organization, 3rd Edition, Prentice-Hall of India Pvt. Ltd., 1993. (Tanenbaum A. S and T Austin, Structured Computer Organization, Pearson, 6th Edition, 2016). |
| 2.         | Malvino A. P.: Digital Computer Electronics, 2nd Edition, 3rd Edition, Tata McGraw Hill Pub. Co. Ltd., New Delhi, 2017.                                                                              |
| 3.         | Tremblay J. & Sorenson P. G.: An Introduction to Data Structures with Applications, 2nd Edition, McGraw-Hill International Edition, 2017.                                                            |
| 4.         | Hall Douglas V.: Microprocessors and Interfacing - Programming and Hardware., McGraw Hill Book Company, 3rd Edition, 2017.                                                                           |
| 5.         | Gothmann, William H.: Digital Electronics - An Introduction to Theory and Practice, 2nd Edition, PHI, 1982.                                                                                          |
| 6.         | Singh Bhagat & Naps Thomas: Introduction to Data Structures, Tata McGraw-Hill Publishing Co. Ltd.,1985.                                                                                              |
| 7.         | M.M. Mano: Computer System Architecture, 3rd Edition, Pearson Education, 2000.                                                                                                                       |

\*\*\*\*

